Teradyne Digital ASIC Verification Lead in North Reading, Massachusetts
Organization & Role
We are the global test and automation specialists, powering next-generation technologies through sophisticated solutions. Behind every electronic device you use, Teradyne's test technology ensures your device works right the first time, every time! Our portfolio of automation solutions help manufacturers to develop and deliver products quickly, efficiently and cost-effectively. Together, Teradyne companies deliver manufacturing automation across industries and applications around the world!
Teradyne’s Silicon Technology Engineering (STE) Digital ASIC Group is responsible for developing advanced node ASICs for Teradyne’s next-generation products, such as SOC and Memory Test Instruments. Teradyne’s products must be ahead of the semiconductor industry for our customers to ship production chips/products.
You will join a best-in-class ASIC team as a Verification Engineer working in collaboration with Digital & Analog designers and product architects to develop Teradyne’s next-generation large Mixed Signal ASICs. You will be involved in all phases of development, including specification, architecture, design, verification, and silicon bring-up, focusing on developing UVM-based SystemVerilog Reference Models.
In this role you will be responsible for:
Leading a team of engineers doing IP, ASIC or FPGA verification
Developing verification schedules for complex projects
Managing project execution, from planning to the tapeout sign-off
Defining verification strategy and methodology
Mentoring junior engineers
Making verification IP selections
Being a major contributor
Architecting and developing reusable verification environments
Architecting and developing reference models for Device Under Test
Developing detailed executable test plans
Developing IUVCs, tests, and assertions
Porting tests from simulation to lab
Basic Qualifications & Skills
15+ years of digital verification experience with a good understanding of digital design
Proven track record of project execution ownership
Extensive experience modeling Transaction level SystemVerilog Reference Models
Extensive experience with SystemVerilog programming
Extensive experience with UVM and Coverage Driven Methodology
Experience with Assertion Based Verification
Experience with Cadence tools (Xcelium, vManager) is a plus
Experience with gate-level simulations is a plus.
Experience with C/C++ is a plus
Experience with PCIe, AXI, LPDDR5 protocols is a plus.
Knowledge of Make, Python, and Regular Expressions is a plus.
Lab validation experience is a plus
BS or MSEE
Current openings may involve access to export controlled technology and may be subject to export licensing requirements prior to employment. ATTENTION APPLICANTS WITH DISABILITIES: If you’re unable to access our on-line application due to a disability you may visit one of our locations or our Corporate Office at 600 Riverpark Drive, North Reading, MA and request a paper application form. In addition, you may also contact the HR Service Center at 978-370-3041 or contact them at HR.Service.Center@teradyne.com for additional assistance. LitePoint, a Teradyne Company is an equal opportunity employer and all qualified applicants will receive consideration for employment without regard to race, color, religion, sex, national origin, sexual orientation, age, disability status, protected veteran status, or any other characteristic protected by law. We are a VEVRAA Federal Contractor.
- Teradyne Jobs